Subsequently, the design was physically implemented using the Place and Route flow, including the normal steps like floorplanning, placement, optimization, clock tree synthesis (CTS) and routing. Finally, the... The objective of this book is to carry out an ASIC design of the core of this processor using the 130nm CMOS technology. Starting from the open-source RTL description of the OpenSPARC T1 processor core, several modifications like memory mapping, reducing the processor threads and suppressing the test pins were made in order to reduce the processor size to fir it into a 4 x 4 mm2 die area as required by the technology supplier. Next, to convert the design from the RTL form to its gate level equivalent the design was synthesized? The correct functionality of the modified RTL description of this processor was verified against over 500 test scripts given by SUN Inc. OpenSPARC T1 is the first open-source, multi-threaded and multi-cored processor developed by SUN micro-systems.
1 Комментариев к Mohamed Mahmoud Mohamed Farag ASIC Design of the Opensparc T1 Processor Core